# A Class-G Switched-Capacitor RF Power Amplifier

Sang-Min Yoo, Member, IEEE, Jeffrey S. Walling, Senior Member, IEEE, Ofir Degani, Member, IEEE, Benjamin Jann, Member, IEEE, Ram Sadhwani, Jacques C. Rudell, Senior Member, IEEE, and David J. Allstot, Life Fellow, IEEE

Abstract—A switched-capacitor power amplifier (SCPA) that realizes an envelope elimination and restoration/polar class-G topology is introduced. A novel voltage-tolerant switch enables the use of two power supply voltages which increases efficiency and output power simultaneously. Envelope digital-to-analog conversion in the polar transmitter is achieved using an SC RF DAC that exhibits high efficiency at typical output power backoff levels. In addition, high linearity is achieved and no digital predistoriton is required. Implemented in 65 nm CMOS, the measured peak output power and power-added efficiency (PAE) are 24.3 dBm and 43.5%, respectively, whereas when amplifying 802.11g 64-QAM OFDM signals, the average output power and PAE are 16.8 dBm and 33%, respectively. The measured EVM is 2.9%.

*Index Terms*—Envelope elimination and restoration, EER, polar transmitter, power amplifier, RF DAC, SCPA, switched-capacitor power amplifier.

#### I. INTRODUCTION

T HE power amplifier (PA) is the dominant energy dissipater in mobile RF wireless communication systems. High efficiency is critical to conserving energy and increasing battery lifetime, further enhancing the mobility of such devices. Moreover, non-constant envelope (non-CE) modulation methods (e.g., QPSK, QAM, OFDM, etc.) are needed to achieve high spectral efficiency in modern communication standards (e.g., Wi-Fi, WiMAX, LTE, etc.) [1], [2]. Generally, energy efficiency trades off against spectral efficiency which increases the PA design challenge.

Power efficiency in an RF PA is usually defined by the drain efficiency ( $\eta$ ) or the total power-added efficiency (PAE):

$$\eta = P_{\rm out} / P_{\rm DC} \tag{1}$$

$$PAE = P_{out} / (P_{in} + P_{DC})$$
(2)

where  $P_{in}$ ,  $P_{out}$ , and  $P_{DC}$  are the input power, output power, and DC power dissipation, respectively. A linear RF PA shows a quadratic relation between  $P_{out}$  and the output voltage  $V_{out}$ :

$$P_{\rm out} = 0.5 \, V_{\rm out}^2 / R_{\rm LOAD} \tag{3}$$

Manuscript received September 03, 2012; revised January 30, 2013; accepted February 01, 2013. Date of current publication April 19, 2013. This paper was approved by Guest Editor Srenik Mehta. Research funded by the Semiconductor Research Corporation contract 1836.085.

S.-M. Yoo, J. C. Rudell, and D. J. Allstot are with the Department of Electrical Engineering, University of Washington, Seattle, WA 98195-2500 USA (e-mail: sangmin.yoo@hotmail.com).

J. S. Walling is with the Department of Electrical and Computer Engineering, University of Utah, Salt Lake City, UT 84112 USA.

O. Degani is with Intel Corporation, Haifa, Israel.

B. Jann and R. Sadhwani are with Intel Corporation, Hillsboro, OR 97124 USA.

Color versions of one or more of the figures in this paper are available online at http://ieeexplore.ieee.org.

Digital Object Identifier 10.1109/JSSC.2013.2252754

where  $R_{\text{LOAD}}$  is the transformed load resistance.

A communication standard with superior spectral efficiency encodes information instantaneously in both the amplitude, A(t), and phase,  $\phi(t)$ , domains. A large peak-to-average power ratio (PAPR) is a well-known drawback of such standards. In a linear PA (e.g., class-A, -AB, etc.),  $V_{out}$  varies over time but  $P_{DC}$  remains relatively constant; hence, the efficiency is very low when the output power level is low. This problem is worse with a large PAPR (e.g., ~13 dB for *Wi-Fi* and *WiMAX*) because the probability is increased for signals with low output power.

In order to improve the efficiency for large PAPR signals, it is desirable to operate the PA close to its saturated output power level where it is inherently most efficient. However, external linearization circuitry is often necessary in this region because of strong non-linearities. Several approaches take advantage of power-efficient switching amplifiers for non-CE standards such as pulse-width modulation (PWM) [3], [4], outphasing [5], [6] and envelope elimination and restoration (EER) [2], [7], [8]. The EER technique, for example, combines a highly-efficient switching power amplifier with an efficient, linear supply modulator [7]. Digital PA (DPA) architectures, which modulate the envelope signals digitally, have gained substantial interest with scaled CMOS technologies [9]-[11]. The SCPA extends EER to a digitally-modulated switching topology to achieve high average efficiency and output power with superior linearity [12]-[14].

Class-G amplifiers utilize several power supplies at different voltages. The class-G SCPA described herein operates from two independent power supply voltages which increases the average efficiency substantially for large PAPR signals [15]. The optimal power supply voltage(s) is selected based on a digital code word representation of A(t); i.e., selected capacitors are switched between  $V_{\rm DD}$  and  $V_{\rm GND}$  and/or  $V_{\rm DD2}$  and  $V_{\rm GND}$  where  $V_{\rm DD2}$ is larger than  $V_{DD}$  (e.g.,  $V_{DD2} = 2V_{DD}$ ). A unique advantage of the SCPA approach is the ability to use  $V_{DD}$  and  $V_{DD2}$ simultaneously to further increase energy efficiency and linearity. A novel switch design allows charging of the capacitor array over the  $V_{DD}$  and  $V_{DD2}$  domains while maximizing efficiency and minimizing reliability concerns due to leakage currents and voltage overstresses. The theory of operation for an SCPA is reviewed briefly and the class-G topology is described in Section II. Circuit designs are detailed in Section III and experimental results are given in Section IV while Section V concludes the paper.

#### II. THEORY OF OPERATION

## A. Conventional SCPA and Efficiency

A block diagram of an SCPA is shown in Fig. 1(a). The output amplitude is modulated by selecting the number of capacitors, n,

being switched between  $V_{\rm GND}$  and  $V_{\rm DD}$  from among the total number of capacitors, N, in the array [14]. Assuming that inductor (L) and capacitor (C) are resonant at the operating frequency, the equivalent circuit of Fig. 1(b) is used to calculate the corresponding  $V_{\rm out}$  where  $2/\pi$  is the first coefficient of the Fourier series:

$$V_{\rm out} = \frac{2}{\pi} \left(\frac{n}{N}\right) V_{\rm DD}.$$
 (4)

The output power is quadratically related to  $V_{out}$ :

$$P_{\rm out} = \frac{2}{\pi^2} \left(\frac{n}{N}\right)^2 \frac{V_{\rm DD}^2}{R_{\rm opt}}.$$
 (5)

The ideal peak efficiency of the SCPA is 100% as in other switching power amplifiers. In practice, however, the peak efficiency is degraded for several reasons. First, some of the power generated by the PA is dissipated in the output matching network because of the low quality factors of passive devices (e.g., integrated spiral inductors). This drawback is mitigated using off-chip inductors with higher quality factors, or by minimizing the impedance transformation ratio using a higher supply voltage. Second, the parasitic resistances associated with the switching transistors dissipate power. This loss is reduced with process scaling because of the reductions of switch parasitics. Third, the power required to drive the switches is significant if the switches are large. Each switch is driven by an inverter-based buffer chain from the decoder logic. The dynamic power dissipation for a given carrier frequency is less in scaled CMOS processes because of the reduced capacitances and supply voltage. Finally, the dynamic power required to charge the switched-capacitor (SC) array in an RF DAC is proportional to the effective capacitance in the SC array that is switched and is also related to the loaded quality factor,  $Q_{\rm LOAD}$ , of the output matching network. Although all of these factors affect efficiency, the last has the greatest effect at low output power levels.

Considering inductance as a high impedance component for a signal with fast transitions, the dynamic power consumed by the bottom-plate switches driving the array is:

$$P_{\rm SC} = C_{\rm in} V_{\rm DD}^2 f \tag{6}$$

where f is the RF carrier frequency and  $C_{in}$  is the series combination of the switched and un-switched capacitors (Fig. 1(c)):

$$C_{\rm in} = \frac{n(N-n)}{N^2}C.$$
(7)

The overall efficiency follows from (5)–(7):

$$\eta_{\text{ideal}} = \frac{P_{\text{out}}}{P_{\text{out}} + P_{\text{SC}}} = \frac{1}{1 + \frac{\pi}{4} \frac{(N-n)}{n} \frac{1}{Q_{\text{LOAD}}}}$$
(8)

where  $Q_{\text{LOAD}}$  is:

$$Q_{\text{LOAD}} = \frac{2\pi f L}{R_{\text{opt}}} = \frac{1}{2\pi f C R_{\text{opt}}}.$$
(9)



Fig. 1. (a) Conceptual block diagram of an SCPA, and equivalent circuits to calculate (b)  $P_{out}$  and (c) the dynamic power dissipation  $P_{SC}$ .



Fig. 2. SCPA model seen by the operating switches.

Efficiency can be investigated from the viewpoint of the switches which are generating square waves; Fig. 2 shows a model where C is the total array capacitance and  $Z_{in}$  is the effective impedance.  $Z_{in}$  is purely resistive for the maximum power case (n = N) because the bandpass matching network resonates with the total array capacitance at the carrier frequency. For different envelope codes, however,  $Z_{in}$  varies as the capacitor connections vary with n.

 $Z_{\rm in}$  is derived versus the input code from Fig. 2:



Fig. 3. Phase angle of  $Z_{in}$  versus the normalized output voltage.



Fig. 4. Ideal efficiency vs.  $P_{\rm out}$  for an SCPA with several  $Q_{\rm LOAD}$  values and for conventional class-A and DPA circuits.

$$Z_{\rm in} = \frac{1}{j\omega \frac{n}{N}C} + \frac{1}{\frac{1}{R+j\omega L} + j\omega \frac{(N-n)}{N}C}.$$
 (10)

Because  $Z_{in}$  is purely resistive when n = N, a 0° phase shift exists between the voltage and current signals at the switches. As n decreases,  $Z_{in}$  becomes capacitive and the phase shift increases which degrades the efficiency. The total phase shift depends on the quality factor of the matching network; it is reduced using a higher  $Q_{\text{LOAD}}$  (Fig. 3).

Ideal efficiency versus normalized  $P_{out}$  is plotted in Fig. 4 for an SCPA with several values of  $Q_{LOAD}$ , a conventional current source-based DPA and a class-A PA. These results are computed using (8) and verified via *SpectreRF*<sup>TM</sup> simulations using ideal passive components and *AHDL*-modeled switches. The ideal peak efficiency of 100% degrades with lower  $P_{out}$  in all cases. The SCPA shows higher efficiency with higher  $Q_{LOAD}$  values because of reduced power in switching the capacitors and less phase shift with the modulated impedance at the switches [14].

One way to increase efficiency at power backoff is to use higher  $Q_{\text{LOAD}}$  values. However, the maximum  $Q_{\text{LOAD}}$  for an SCPA is limited to  $\sim 2-3$  to minimize the insertion loss in the matching network.



Fig. 5. Conceptual class-G amplifier and its operation with two power supply voltages.

Another way to increase energy efficiency is to employ a class-G architecture that uses a second power supply voltage [2], [15]. For example, if  $V_{DD}/2$  is employed as well as  $V_{DD}$ , there is a second peak in the efficiency characteristic -6 dB below the peak output power. This increases the average efficiency when amplifying non-CE signals as detailed below. In a conventional linear amplifier, switching the power supply voltage during operation can lead to glitches that degrade fidelity [16]. The class-G architecture is more amenable to switching power amplifiers because the supply can change when the switches connected to it are turned off.

## B. Class-G Architecture

Most power amplifiers exhibit lower efficiency as  $P_{out}$  is decreased because their static DC power remains constant. Because a class-G PA uses multiple power supply voltages, however, lower  $V_{DD}$  can be used to generate lower  $P_{out}$  as depicted in Fig. 5. This leads to higher efficiency at low  $P_{out}$  because the static DC power consumption is reduced. The optimum supply voltages depend on the signal power level and the characteristics of the modulation standard (e.g., PAPR, envelope probability density function (pdf) etc.). A conventional class-G amplifier uses a lower (higher) supply voltage to generate the lower (higher) output power levels in order to achieve improved average efficiency. In other words, multiple supply voltages can be used to create multiple peaks in the overall efficiency characteristic.

The realization of class-G functionality is easier in an SCPA than in other topologies because each additional power supply voltage requires the addition of only one bottom-plate switch for



Fig. 6. Class-G SCPA architecture with ideal bottom-plate switches.



Fig. 7. Efficiency characteristics of conventional single-supply and dual-supply class-G SCPAs.

each capacitor in the array (Fig. 6). In a dual-voltage SCPA implementation, the switches are toggled between  $V_{\rm DD}$  and  $V_{\rm GND}$  and/or  $V_{\rm DD2}$  and  $V_{\rm GND}$  in accordance with the desired output power.

The efficiency characteristic of the ideal conventional class-G SCPA with two supply voltages is illustrated in Fig. 7. It shows a second efficiency peak at a smaller  $P_{out}$  level, which leads to higher average efficiency for an envelope-modulated signal.  $V_{DD}(V_{DD2})$  is used at low (high) output power levels. The compelling advantage is that higher average efficiency is achieved for high PAPR signals because of the increased efficiency at low power levels where the envelope pdf of OFDM signals is highest. This switching scheme also enables power control; a change to the coding scheme could allow the PA to operate selectively from one of multiple supply voltages provided to the PA, thereby controlling the peak power that the PA would deliver.

The efficiency characteristic near the transition from the  $V_{DD}$  to the  $V_{DD2}$  supply is not continuous for a conventional class-G PA (Fig. 7). In fact, it shows no improvement compared to a conventional SCPA at normalized output voltages between 0.5



Fig. 8. Efficiency characteristics of a dual-supply class-G SCPA with conventional switching scheme and a dual-supply class-G SCPA with the enhanced efficiency switching scheme.

TABLE IA SWITCHING SEQUENCE FOR A CONVENTIONAL CLASS-G SCPA.ONLY THE  $V_{DD2}$  SUPPLY IS SWITCHED WHEN MSB = 1 INGENERATING THE NORMALIZED  $V_{out}$  OF 0.5–1

|      | <b>C</b> <sub>1</sub> | <b>C</b> <sub>2</sub> | C <sub>3</sub>   | <b>C</b> <sub>4</sub> | C <sub>5</sub>   | C <sub>6</sub>   | <b>C</b> <sub>7</sub> | <b>C</b> <sub>8A</sub> | C <sub>8B</sub>  |
|------|-----------------------|-----------------------|------------------|-----------------------|------------------|------------------|-----------------------|------------------------|------------------|
| 0000 | V <sub>GND</sub>      | V <sub>GND</sub>      | V <sub>GND</sub> | V <sub>GND</sub>      | V <sub>GND</sub> | V <sub>GND</sub> | V <sub>GND</sub>      | V <sub>GND</sub>       | V <sub>GND</sub> |
| 0001 | V <sub>DD</sub>       | V <sub>GND</sub>      | $V_{GND}$        | V <sub>GND</sub>      | $V_{GND}$        | $V_{GND}$        | $V_{GND}$             | V <sub>GND</sub>       | V <sub>GND</sub> |
| 0010 | V <sub>DD</sub>       | V <sub>DD</sub>       | V <sub>GND</sub> | V <sub>GND</sub>      | V <sub>GND</sub> | V <sub>GND</sub> | V <sub>GND</sub>      | V <sub>GND</sub>       | V <sub>GND</sub> |
| 0011 | V <sub>DD</sub>       | V <sub>DD</sub>       | V <sub>DD</sub>  | $V_{GND}$             | V <sub>GND</sub> | $V_{GND}$        | $V_{GND}$             | V <sub>GND</sub>       | V <sub>GND</sub> |
| 0100 | V <sub>DD</sub>       | V <sub>DD</sub>       | V <sub>DD</sub>  | V <sub>DD</sub>       | $V_{GND}$        | $V_{GND}$        | $V_{GND}$             | V <sub>GND</sub>       | V <sub>GND</sub> |
| 0101 | V <sub>DD</sub>       | V <sub>DD</sub>       | V <sub>DD</sub>  | V <sub>DD</sub>       | VDD              | V <sub>GND</sub> | V <sub>GND</sub>      | V <sub>GND</sub>       | V <sub>GND</sub> |
| 0110 | V <sub>DD</sub>       | V <sub>DD</sub>       | V <sub>DD</sub>  | V <sub>DD</sub>       | V <sub>DD</sub>  | V <sub>DD</sub>  | $V_{GND}$             | V <sub>GND</sub>       | V <sub>GND</sub> |
| 0111 | V <sub>DD</sub>       | V <sub>DD</sub>       | V <sub>DD</sub>  | V <sub>DD</sub>       | V <sub>DD</sub>  | V <sub>DD</sub>  | V <sub>DD</sub>       | V <sub>GND</sub>       | V <sub>GND</sub> |
| 1000 | $V_{DD2}$             | $V_{DD2}$             | $V_{DD2}$        | $V_{DD2}$             | $V_{GND}$        | V <sub>GND</sub> | $V_{GND}$             | V <sub>GND</sub>       | V <sub>GND</sub> |
| 1001 | $V_{DD2}$             | $V_{DD2}$             | $V_{DD2}$        | $V_{DD2}$             | $V_{GND}$        | $V_{GND}$        | $V_{GND}$             | $V_{DD2}$              | V <sub>GND</sub> |
| 1010 | $V_{DD2}$             | $V_{DD2}$             | $V_{DD2}$        | $V_{DD2}$             | $V_{DD2}$        | $V_{GND}$        | $V_{GND}$             | V <sub>GND</sub>       | V <sub>GND</sub> |
| 1011 | $V_{DD2}$             | $V_{DD2}$             | $V_{DD2}$        | $V_{DD2}$             | $V_{DD2}$        | V <sub>GND</sub> | V <sub>GND</sub>      | $V_{DD2}$              | V <sub>GND</sub> |
| 1100 | $V_{DD2}$             | $V_{DD2}$             | $V_{DD2}$        | $V_{DD2}$             | $V_{DD2}$        | $V_{DD2}$        | $V_{GND}$             | V <sub>GND</sub>       | V <sub>GND</sub> |
| 1101 | $V_{DD2}$             | $V_{DD2}$             | $V_{DD2}$        | $V_{DD2}$             | $V_{DD2}$        | $V_{DD2}$        | $V_{GND}$             | $V_{DD2}$              | V <sub>GND</sub> |
| 1110 | $V_{DD2}$             | V <sub>DD2</sub>      | $V_{DD2}$        | V <sub>DD2</sub>      | V <sub>DD2</sub> | V <sub>DD2</sub> | V <sub>DD2</sub>      | V <sub>GND</sub>       | V <sub>GND</sub> |
| 1111 | $V_{DD2}$             | $V_{DD2}$             | $V_{DD2}$        | V <sub>DD2</sub>      | $V_{DD2}$        | $V_{DD2}$        | V <sub>DD2</sub>      | V <sub>DD2</sub>       | V <sub>GND</sub> |

and 1. A key advantage of SC circuits is their DC-blocking capability. As a result, different unit capacitors in the array can have different DC supply voltages applied to them at the same time; i.e., both  $V_{\rm DD}$  and  $V_{\rm DD2}$  can be used *simultaneously* to generate different values of  $P_{\rm out}$ . Accordingly, it is possible to achieve the smooth efficiency characteristic shown in Fig. 8. All that is required is a change in the digital coding that controls the bottom-plate switches. The coding schemes for conventional and enhanced-efficiency class-G SCPA circuits are detailed in Tables I and II, respectively. The effective resolution is 4 bits—3 bits from the array of unary capacitors and 1 bit from the two power supply voltages. In the tables,  $V_{\rm GND}$  indicates no switching,  $V_{\rm DD}$  means bottom-plate switching between



Fig. 9. Equivalent circuits for calculating of the efficiency of the improved class-G switched capacitor PA with (a)  $m \le N$  and (b) m > N.

TABLE IIA SWITCHING SEQUENCE FOR THE ENHANCED EFFICIENCY CLASS-G SCPA.BOTH  $V_{\rm DD}$  and  $V_{\rm DD2}$  are Switched When MSB = 1 inGENERATING THE NORMALIZED  $V_{\rm out}$  of 0.5–1

|      | <b>C</b> <sub>1</sub> | <b>C</b> <sub>2</sub> | C <sub>3</sub>   | <b>C</b> <sub>4</sub>  | C <sub>5</sub>   | C <sub>6</sub>   | <b>C</b> <sub>7</sub> | C <sub>8</sub>   |
|------|-----------------------|-----------------------|------------------|------------------------|------------------|------------------|-----------------------|------------------|
| 0000 | V <sub>GND</sub>      | V <sub>GND</sub>      | V <sub>GND</sub> | V <sub>GND</sub>       | V <sub>GND</sub> | V <sub>GND</sub> | V <sub>GND</sub>      | V <sub>GND</sub> |
| 0001 | V <sub>DD</sub>       | V <sub>GND</sub>      | V <sub>GND</sub> | V <sub>GND</sub>       | V <sub>GND</sub> | V <sub>GND</sub> | V <sub>GND</sub>      | V <sub>GND</sub> |
| 0010 | V <sub>DD</sub>       | V <sub>DD</sub>       | V <sub>GND</sub> | V <sub>GND</sub>       | V <sub>GND</sub> | $V_{GND}$        | V <sub>GND</sub>      | $V_{GND}$        |
| 0011 | V <sub>DD</sub>       | V <sub>DD</sub>       | V <sub>DD</sub>  | V <sub>GND</sub>       | V <sub>GND</sub> | $V_{GND}$        | $V_{GND}$             | $V_{GND}$        |
| 0100 | V <sub>DD</sub>       | V <sub>DD</sub>       | V <sub>DD</sub>  | V <sub>DD</sub>        | $V_{GND}$        | $V_{GND}$        | $V_{GND}$             | $V_{GND}$        |
| 0101 | V <sub>DD</sub>       | V <sub>DD</sub>       | V <sub>DD</sub>  | V <sub>DD</sub>        | V <sub>DD</sub>  | $V_{GND}$        | V <sub>GND</sub>      | V <sub>GND</sub> |
| 0110 | V <sub>DD</sub>       | V <sub>DD</sub>       | V <sub>DD</sub>  | V <sub>DD</sub>        | V <sub>DD</sub>  | V <sub>DD</sub>  | V <sub>GND</sub>      | $V_{GND}$        |
| 0111 | V <sub>DD</sub>       | V <sub>DD</sub>       | V <sub>DD</sub>  | V <sub>DD</sub>        | V <sub>DD</sub>  | V <sub>DD</sub>  | V <sub>DD</sub>       | $V_{GND}$        |
| 1000 | V <sub>DD</sub>       | V <sub>DD</sub>       | V <sub>DD</sub>  | <b>V</b> <sub>DD</sub> | V <sub>DD</sub>  | V <sub>DD</sub>  | V <sub>DD</sub>       | V <sub>DD</sub>  |
| 1001 | $V_{DD2}$             | V <sub>DD</sub>       | V <sub>DD</sub>  | V <sub>DD</sub>        | V <sub>DD</sub>  | V <sub>DD</sub>  | V <sub>DD</sub>       | V <sub>DD</sub>  |
| 1010 | V <sub>DD2</sub>      | $V_{DD2}$             | VDD              | V <sub>DD</sub>        | V <sub>DD</sub>  | V <sub>DD</sub>  | V <sub>DD</sub>       | V <sub>DD</sub>  |
| 1011 | $V_{DD2}$             | $V_{DD2}$             | $V_{DD2}$        | V <sub>DD</sub>        | V <sub>DD</sub>  | V <sub>DD</sub>  | V <sub>DD</sub>       | $V_{DD}$         |
| 1100 | $V_{DD2}$             | $V_{DD2}$             | $V_{DD2}$        | $V_{DD2}$              | V <sub>DD</sub>  | V <sub>DD</sub>  | V <sub>DD</sub>       | V <sub>DD</sub>  |
| 1101 | V <sub>DD2</sub>      | $V_{DD2}$             | V <sub>DD2</sub> | $V_{DD2}$              | $V_{DD2}$        | V <sub>DD</sub>  | V <sub>DD</sub>       | V <sub>DD</sub>  |
| 1110 | $V_{DD2}$             | $V_{DD2}$             | V <sub>DD2</sub> | V <sub>DD2</sub>       | $V_{DD2}$        | $V_{DD2}$        | V <sub>DD</sub>       | V <sub>DD</sub>  |
| 1111 | V <sub>DD2</sub>      | V <sub>DD2</sub>      | V <sub>DD2</sub> | V <sub>DD2</sub>       | V <sub>DD2</sub> | V <sub>DD2</sub> | V <sub>DD2</sub>      | V <sub>DD</sub>  |

 $V_{\rm GND}$  and  $V_{\rm DD}$ , and  $V_{\rm DD2}$  means switching between  $V_{\rm GND}$  and  $V_{\rm DD2}$ . In the classical scheme (Table I), only  $V_{\rm DD2}$  bottom-plate switching is used for normalized output voltages between 0.5 and 1. In the enhanced-efficiency scheme of Table II, both  $V_{\rm DD}$  and  $V_{\rm DD2}$  bottom-plate switches are used simultaneously.

The dynamic power required to drive the SC array is analyzed carefully to determine the efficiency of the class-G SCPA with the enhanced-efficiency switching scheme. The total number of codes doubles when using a dual-supply scheme; i.e., the total number of codes is M = 2N with  $V_{DD2} = 2V_{DD}$ . The number of switched capacitors is n where  $0 \le n \le N$  and the selected code is m where  $0 \le m \le M$ .

When  $m \le N, m$  is equal to n and the selected capacitors are switched between  $V_{DD}$  and  $V_{GND}$  as shown in Fig. 9(a). Thus, the output voltage and efficiency are the same as for the original SCPA as derived in (4)–(9):

$$V_{\text{out}} = \frac{2}{\pi} \left(\frac{n}{N}\right) V_{\text{DD}} \tag{11}$$

$$\eta_{\text{ideal}} = \frac{P_{\text{out}}}{P_{\text{out}} + P_{\text{SC}}} = \frac{1}{1 + \frac{\pi}{4} \frac{(N-n)}{n} \frac{1}{Q_{\text{LOAD}}}}.$$
 (12)

When m > N, m is equal to N + n and n capacitors are switched between  $V_{\text{DD2}}$  and  $V_{\text{GND}}$  while N - n capacitors are switched between  $V_{\text{DD}}$  and  $V_{\text{GND}}$  (Fig. 9(b)). Hence, the output voltage is:

$$V_{\text{out}} = \frac{2}{\pi} \left\{ \left(\frac{n}{N}\right) V_{\text{DD2}} + \left(\frac{N-n}{N}\right) V_{\text{DD}} \right\}$$
$$= \frac{2}{\pi} \left(\frac{N+n}{N}\right) V_{\text{DD}}$$
(13)

and the RF output power is:

$$P_{\rm out} = \frac{2}{\pi^2} \left(\frac{N+n}{N} V_{\rm DD}\right)^2 \frac{1}{R_{\rm opt}}.$$
 (14)

The dynamic power required to charge and discharge the switched capacitor array,  $P_{\rm SC},$  is:

$$P_{\rm SC} = C_{\rm in} (V_{\rm DD2} - V_{\rm DD})^2 f = C_{\rm in} (V_{\rm DD})^2 f.$$
(15)



Fig. 10. Output power, dynamic power consumption, and efficiency in (a) a conventional SCPA and (b) the enhanced efficiency class-G SCPA architecture.



Fig. 11. Ideal efficiencies of the SCPA with the enhanced efficiency class-G switching scheme vs.  $P_{\rm out}$  and  $Q_{\rm LOAD}$  and for class-A and conventional DPA circuits.

Dynamic power consumption depends on the difference between the supply voltages switched in the capacitor array. Combining (14) and (15) yields the overall efficiency:

$$\eta_{\text{ideal}} = \frac{P_{\text{out}}}{P_{\text{out}} + P_{\text{SC}}} = \frac{1}{1 + \frac{\pi}{4} \frac{n(N-n)}{(N+n)^2} \frac{1}{Q_{\text{LOAD}}}}.$$
 (16)

Because the power consumption required to switch the capacitors in the array is zero at the normalized output voltages of 0.5 and 1.0 (e.g.,  $V_{\rm DD}$  and  $V_{\rm DD2}$ ) as shown in Fig. 10, the class-G architecture exhibits the ideal peak efficiency at these two voltages. Moreover, the modified coding scheme reduces the dynamic power consumption for normalized  $V_{\rm out}$  values greater than 0.5 compared to conventional coding, which leads to higher efficiency in that region of operation.

Efficiency characteristics for the enhanced efficiency class-G SCPA vs.  $P_{out}$  are plotted in Fig. 11 for several values of  $Q_{LOAD}$ . Higher  $Q_{LOAD}$  values give higher efficiencies at



Fig. 12. Top-level block diagram of a single-ended class-G SCPA. The actual implementation is fully-differential.

lower  $P_{out}$  levels with smooth transitions between the peaks. Also shown for comparison are the efficiency characteristics of a conventional current cell-based DPA and a class-A PA. The efficiency characteristic of the modified class-G SCPA is always higher than for the alternative architectures even for low values of  $Q_{\rm LOAD}$ ; i.e., its average efficiency is higher for any modulation envelope.

In an actual implementation, several additional losses should be considered to better estimate PAE [14]. The CMOS transistor as a switch is not ideal; it needs time to switch on and off and it also has parasitic capacitances and resistances. If the square waveform applied to the capacitor array from the switch is not ideal, it loses output power and PAE is reduced. Additionally, it needs a CMOS buffer to drive the switches connected to the



Fig. 13. Switch implementation for the class-G SCPA with voltage supplies  $V_{DD2}$ ,  $V_{DD}$ , and  $V_{GND}$ .

capacitors. Considering these effects, the SCPA provides higher efficiency at lower frequencies.

## III. CIRCUIT DETAILS

A top-level block diagram of the class-G SCPA is shown in Fig. 12 (the actual implementation is fully-differential). A digital EER technique is used where code word representations of the amplitude component of the signal comprise the input to the system. This allows the SCPA to linearly amplify non-CE modulated signals using a highly-efficient switching configuration.

The signal is first transformed from a Cartesian to polar form where A(t) and  $\phi(t)$  represent the amplitude and phase modulated components, respectively. A(t) is input as a digital code word,  $B_{in}(A)$ , to the decoder that selects the switches to be toggled and the power supply voltage to be used in order to precisely control the signal amplitude at the capacitor summing node of the class-G SCPA. Each capacitor is either switched between  $V_{DD}$  and  $V_{GND}$ , or  $V_{DD2}$  and  $V_{GND}$ , or held at  $V_{GND}$  (i.e., not switched).  $\phi(t)$  is up-converted to the desired RF carrier frequency and used to create non-overlapping clock waveforms  $\phi_N$  and  $\phi_P$  to minimize crowbar current [14]. These clocks are gated and buffered to drive the relatively large transistors that switch the bottom plates of the selected capacitors.

A resolution of 7 bits is achieved as follows: First, the MSB selects either  $V_{\rm DD}$  or  $V_{\rm DD2} = 2V_{\rm DD}$  as the power supply voltage. A 6 b capacitor array comprises the lower resolution bits: the first 4 b are 16 unary-weighted capacitors and the last two LSBs are binary-weighted. This choice trades off the larger decoder size and the complexity of a full unary-weighted array versus the larger mismatches of the capacitors, switches and drivers of the binary-weighted components. Such mismatches adversely impact both AM-AM and AM-PM performance.

NMOS and PMOS transistors make good switches in deep submicron CMOS processes. For reliability reasons, however, they should operate at a relatively small voltage, which limits the efficiency and maximum output power of CMOS PAs. To increase the maximum output power, a supply voltage greater than  $V_{\rm DD}$  is desired because it minimizes the effects of losses associated with the matching network; i.e., the impedance transformation ratio is smaller as are the proportionate losses in the matching network [4]. The cascode topology of Fig. 13(a) is popular in CMOS PA designs because it allows supplies  $>V_{DD}$ by dividing the high voltage stress among multiple devices [17]. The NMOS (PMOS) transistor,  $M_{N1}(M_{P1})$ , is driven by a logic signal between  $V_{GND}$  and  $V_{DD}$  ( $V_{DD}$  and  $V_{DD2}$ ) as shown.

A class-G SCPA uses two power supply voltages and additional switches. Because the second supply voltage,  $V_{\rm DD2} = 2V_{\rm DD}$ , is greater than the specified maximum voltage of the CMOS process, careful switch design is essential for efficient and reliable operation. In the class-G SCPA, the bottom-plate switches need to operate reliably from  $V_{DD2}$  and output waveforms that switch either from  $V_{\rm GND}$  to  $V_{\rm DD}$  or  $V_{\rm GND}$  to  $V_{\rm DD2}$ . Considering these switching requirements in greater detail, one possible design adds  $M_{P3}$  (Fig. 13(b)) to the original circuit; this switch operates reliably and safely when the maximum output voltage is  $\leq (V_{DD} + |V_{tP}|)$ . However, when the maximum output voltage is  $>(V_{DD} + |V_{tP}|) M_{P3}$ conducts harmful leakage currents through its channel because  $V_{\rm SGMP3} > |V_{tP}|$  and also through the parasitic p+/n- junction diode at the drain/bulk interface. These substantial leakage currents negatively impact the efficiency, linearity and reliability of the class-G SCPA.

A novel switch design is used in two different configurations to overcome these drawbacks in switching the capacitor bottom plates from  $V_{\rm GND}$  to  $V_{\rm DD2}$  or  $V_{\rm GND}$  to  $V_{\rm DD}$ , respectively, as shown in Figs. 13(c) and (d). In both operations  $M_{N3}$  is added in series with  $M_{P3}$  of Fig. 13(b). Consider the switch configuration of Fig. 13(c) when the output is switched from  $V_{\rm GND}$ to  $V_{\rm DD2}$ . When the output is at  $V_{\rm GND}, M_{P3}$  is OFF because  $V_{\rm SGMP3} = -V_{tN}$  whereas when the output is at  $V_{\rm DD2}, M_{N3}$  is OFF because  $V_{\rm GSMN3} = 0$ . Thus, the series  $M_{N3}/M_{P3}$  combination provides complete isolation between  $V_{\rm DD}$  and the output that toggles between  $V_{\rm DD2}$  and  $V_{\rm GND}$ . There are no voltage stress concerns with the  $M_{N3}/M_{P3}$  combination because the maximum voltage between terminal pairs is  $V_{\rm DD}$ .

Voltage stress concerns when the switch operates from  $V_{\text{DD2}}$ and the output swings from  $V_{\text{GND}}$  to  $V_{\text{DD}}$  are overcome as shown in Fig. 13(d). When the output is at  $V_{\text{GND}}$ , the common node between  $M_{P3}$  and  $M_{N3}$  is at  $V_{\text{DD}}$  because  $M_{N3}$  is ON with  $V_{\text{GSMN3}} = V_{\text{DD}}$ . At the same time,  $M_{P3}$  is OFF because  $V_{\text{SGMP3}} = 0$ . Hence, no leakage current flows. Again, the maximum voltage between terminal pairs is  $V_{\text{DD}}$  so there are no excessive voltage stresses. When the output is at  $V_{\text{DD}}$ ,  $M_{N3}$  and  $M_{P3}$  are ON to drive the output. As a result, there are no leakage current or excessive voltage stress concerns.

#### **IV. EXPERIMENTAL RESULTS**

The new class-G SCPA is designed in a 65 nm RF Low Power CMOS process with an ultra-thick metal (UTM) layer and MIM capacitors. A microphotograph of the chip is shown in Fig. 14. For testing purposes it is flip-chip bonded to a PCB and uses an external impedance matching network that provides a higher  $Q_{\rm LOAD}$  for increased efficiency. The matching

Fig. 14. Microphotograph of the class-G SCPA in 65 nm CMOS.

network is located close to the output of the SCPA on the PCB to minimize parasitic capacitance effects that would reduce the efficiency and output power. The class-G SCPA occupies 1.4 mm  $\times$  1.2 mm including the ball array. The core area of only 220  $\mu$ m × 600  $\mu$ m comprises the selection logic, switch drivers, and the bottom-plate switches that control the capacitors, as well as a MIM capacitor array. The core area excluding the MIM capacitor array is covered by power supply and ground grids to minimize parasitic inductance to the switches. The selection logic and switch drivers operate from 0 V-1.4 V or 1.4 V-2.8 V whereas the bottom-plate switches operate from either 1.4 V or 2.8 V as described earlier. As an RF DAC, a resolution of 7 bits is achieved with superior linearity. As the technology feature size scales down, additional bits could be afforded as the logic and switching functions would take less area.

## A. Static Measurements

The measured peak output power and efficiency are 24.3 dBm and 43.5%, respectively, at a center frequency of 2.15 GHz as shown in Fig. 15. The -3 dB bandwidth >500 MHz is consistent with the designed  $Q_{\rm LOAD}$  of the band-pass matching network.

The output power of the class-G SCPA versus input code and the PAE versus output power are plotted in Fig. 16. Owing to the class-G operation, the PAE decreases by only 7% at a power backoff level of -6 dB. There is an insignificant reduction in PAE between the two efficiency peaks because of the improved class-G switching code; it behaves similarly to the single-supply SCPA below the second efficiency peak. The difference between the two efficiency peaks is caused by a greater reduction in output power when using  $V_{DD}$  as the switch supply relative to when  $V_{DD2}$  is used. (e.g., assuming  $V_{DD2} = 2 \cdot V_{DD}$ , only 25% of peak output power is generated using  $V_{DD}$ , while the power consumption in the digital logic and buffering does





Fig. 15. Measured output power and PAE characteristics vs. frequency.



Fig. 16. Measured (a)  $P_{out}$  vs. envelope amplitude and (b) PAE vs.  $P_{out}$ .

not reduce at the same ratio.) The measured PAE includes the power dissipation of the buffers.

The AM and PM characteristics (Fig. 17) are measured to determine the linearity of the class-G SCPA. Precision device matching techniques and careful design and layout are used to achieve excellent linearity performance at the peak output power of 24.3 dBm. Non-overlapping clocks provide higher efficiency, while suppressing crowbar current in the inverters driving capacitors [14]. It is also noted that during the non-overlapping period of the switching waveforms between  $\phi_N$  and  $\phi_P$ , the impedance of the capacitor array in conjunction with the OFF bottom-plate switches, is large. Because the inductor tends to maintain constant current, a voltage disturbance occurs on the top/bottom-plate of the array. The non-overlapping period between  $\phi_N$  and  $\phi_P$  is minimized to mitigate this concern. Essentially, this trades off linearity against efficiency. Thus, the measured peak AM-PM distortion of  $\sim$ 7 degrees and the AM-AM distortion are significantly improved compared to the original SCPA [14].

The ripples in the AM-PM measurements of Fig. 17 arise from delay variations associated with the binary-weighted LSB switch drivers. The accuracy in this implementation is limited because of the routing parasitics that cannot be scaled exactly



Fig. 17. Measured AM and PM characteristics vs. input code.



Fig. 18. Measured INL and DNL.

for every possible capacitance ratio and the timing differences that occur when a small number of unary drivers are operating with binary drivers at small output power levels. It is also important to note that there is no significant AM-AM and AM-PM shift at the center code where the supply voltage is changed in class-G architecture. This is an improvement over the traditional class-G amplifier where the sudden change of the supply voltage causes glitches and transients that increase non-linearities.

The AM-AM distortion is minimal as represented by the integral (INL) and differential (DNL) non-linearity characteristics. The measured INL is less than  $\pm 0.9$  LSB and the measured DNL is less than  $\pm 0.4$  LSB at 7 bits as shown in Fig. 18. Thus, superior amplitude linearity is achieved while generating a peak  $P_{out}$  of 24.3 dBm and no predistortion is needed for non-CE modulated signals such as *IEEE 802.11g*. If there is mismatch between  $V_{DD}$  and  $V_{DD2}$ , predistortion or calibration may be required for higher linearity. However, monotonicity is still maintained without any predistortion or calibration leading to better linearity with the use of the proposed switching scheme



Fig. 19. The measurement set-up used to characterize the dynamic performance of the SCPA.



Fig. 20. Measured EVM performance for IEEE 802.11 64-QAM OFDM signals.

in the modified class-G SCPA, while providing no abrupt linearity change in amplitude and phase because the transition of  $V_{\rm DD}$  and  $V_{\rm DD2}$  is done continuously.

## B. Dynamic Measurements

The margin-to-spectral-mask and error vector magnitude (EVM) are also characterized with the class-G SCPA amplifying non-constant envelope modulated signals. An *IEEE 802.11g* signal (e.g., 64QAM OFDM with a 20 MHz channel bandwidth) is used with the measurement setup depicted in Fig. 19. As noted above, no predistortion is used due to the superior AM-AM and AM-PM distortion performance. In the setup, a Cartesian symbol is converted to polar form; the resulting AM and PM signals are loaded onto a DTG digital pattern generator and an ESG RF vector signal generator (VSG), respectively. The signals are synchronized using a



Fig. 21. Measured in- and out-of-band spectral responses relative to the *Wi-Fi* spectral mask.

10 MHz reference signal combined with a trigger signal from the VSG. Synchronization between the AM and PM signals is critically important in the measurement of polar architectures



Fig. 22. Measured far-out output power spectra with sampling rates of (a) 80 MS/s and (b) 320 MS/s for IEEE 802.11g signals.

| Reference                  | [20]     | [11]                  | [2]     | [14]                   | This Work                         |
|----------------------------|----------|-----------------------|---------|------------------------|-----------------------------------|
| Architecture               | Class-AB | DPA /<br>Current Cell | Class-G | Switched-<br>Capacitor | Class-G<br>Switched-<br>Capacitor |
| Process (nm)               | 90       | 130                   | 130     | 90                     | 65                                |
| Power Supplies (V)         | 3.3      | 1.2 / 2.1             | 3.3     | 1.5 / 3                | 1.4 / 2.8                         |
| Peak Power (dBm)           | 30.1     | 25                    | 29.3    | 25.2                   | 24.3                              |
| Peak PAE (%)               | 33       | 47                    | 69      | 45                     | 44                                |
| Avg. Power (dBm)<br>(OFDM) | 22.7     | 15.3                  | 19.6    | 17.7                   | 16.8                              |
| Avg. PAE (%)<br>(OFDM)     | 12.4     | 22                    | 22.6    | 27                     | 33                                |
| Output Matching<br>Network | On-Chip  | Off-Chip              | On-Chip | On-Chip                | Off-Chip                          |

 TABLE III

 COMPARISONS OF THE CLASS-G SCPA TO PRIOR-ART CMOS POWER AMPLIFIERS

because any timing mismatch significantly degrades the output spectrum and the EVM [18]. A vector signal analyzer (VSA) demodulates the output signal from the PA. The measured EVM and output power spectral density are shown in Figs. 20 and 21, respectively. The class-G SCPA achieves an excellent measured EVM of 2.9%. Although the output spectrum does violate the mask, this performance can be improved using a measurement setup with a smaller synchronization timing error and another bit of resolution. The class-G SCPA achieves an excellent average PAE of 33% with an average  $P_{out}$  of 16.8 dBm for *IEEE 802.11g* 64-QAM OFDM signals.

The measured far-out-of-band power spectral densities (PSD) are shown in Fig. 22. The aliased spectrum arises from the sampling of the amplitude signal; it exhibits attenuation consistent with a zero-order hold. The image in Fig. 22(a) shows a PSD attenuated by the *sinc* function at frequencies far from the center frequency. The sampling rates for the envelope signal shown in Fig. 22(a) and (b) are 80 MS/s and 320 MS/s, respectively. Thus,

higher sampling rates improve the spectral purity by reducing and scattering the spectral images. Spectral purity is further improved with the use of digital signal processing techniques (e.g., a first-order hold function, dithering, etc.) [10], [19].

The shoulder in the measured in-band spectrum of Fig. 22(b) is caused by delay mismatches between the AM signal and PM signals, which arise because the signals are sourced from two separate generators. The spectrum is improved with better synchronization of the AM and PM components in the time domain [18].

An overall goal in using EER/Polar techniques is to increase the *average* efficiency of the PA:

$$\eta_{\text{avg}} = \frac{P_{\text{out,avg}}}{P_{\text{DC,avg}}} = \frac{\int_{V_{\text{min}}}^{V_{\text{max}}} P_{\text{out}} \cdot p(V) dV}{\int_{V_{\text{min}}}^{V_{\text{max}}} P_{\text{DC}} \cdot p(V) dV}$$
(17)

where  $V_{\text{max}}$  and  $V_{\text{min}}$  are the maximum and minimum envelope voltages, respectively, and p(V) is the probability density func-

tion of the envelope of the modulated signal. The class-G SCPA achieves an average PAE of 33% with an average  $P_{\rm out}$  of 16.8 dBm while amplifying *IEEE 802.11g* 64-QAM OFDM signals.

#### V. CONCLUSION

A class-G SCPA is introduced and the theoretical underpinning is detailed. The SCPA operates at the RF frequency as an SC DAC that is modulated with the amplitude and phase information. The use of switches and capacitors to generate non-CE modulated signals enables efficient and linear amplification without using a transistor as a transconductor. The class-G SCPA achieves high power efficiency at the backoff output power level through the use of two power supply voltages. In addition, a modified class-G switching scheme is developed that uses both supply voltages simultaneously to achieve higher linearity and efficiency. The superior linearity of the class-G SCPA enables linear amplification of large PAPR signals without the need for predistortion of the baseband signal. A 7b class-G prototype in 65 nm RF CMOS achieves peak and average efficiency values of 44% and 33% while generating peak and average output power levels of 24.3 dBm and 16.8 dBm, respectively, with 64-QAM OFDM modulated signals. The class-G SCPA is compared with other recent works in Table III.

### ACKNOWLEDGMENT

The authors thank Intel Corporation for chip fabrication and valuable measurement assistance.

#### REFERENCES

- D. Chowdhury, L. Ye, E. Alon, and A. M. Niknejad, "An efficient mixed-signal 2.4-GHz polar power amplifier in 65-nm CMOS technology," *IEEE J. Solid-State Circuits*, vol. 46, pp. 1796–1809, Aug. 2011.
- [2] J. S. Walling, S. S. Taylor, and D. J. Allstot, "A class-G supply-modulator and class-E PA in 130 nm CMOS," *IEEE J. Solid-State Circuits*, vol. 44, pp. 2339–2347, Sep. 2009.
- [3] T.-P. Hung, J. Rode, L. E. Larson, and P. M. Asbeck, "Design of H-bridge class-D power amplifiers for digital pulse modulation transmitters," *IEEE Trans. Microw. Theory Tech.*, vol. 55, pp. 2845–2855, Dec. 2007.
- [4] J. S. Walling, H. Lakdawala, Y. Palaskas, A. Ravi, O. Degani, K. Soumyanath, and D. J. Allstot, "A class-E PA with pulse-width and pulse-position modulation in 65 nm CMOS," *IEEE J. Solid-State Circuits*, vol. 44, pp. 1668–1678, June 2009.
- [5] T.-P. Hung, D. K. Choi, L. E. Larson, and P. M. Asbeck, "CMOS outphasing class-D amplifier with Chireix combiner," *IEEE Microw. Wireless Compon. Lett.*, vol. 17, pp. 619–621, Aug. 2007.
- [6] H. Xu, Y. Palaskas, A. Ravi, M. Sajadieh, M. A. El-Tanani, and K. Soumyanath, "A flip-chip-packaged 25.3 dBm class-D outphasing power amplifier in 32 nm CMOS for WLAN applications," *IEEE J. Solid-State Circuits*, vol. 46, pp. 1596–1605, Jul. 2011.
- [7] P. Reynaert and M. S. J. Steyaert, "A 1.75-GHz polar modulated CMOS RF power amplifier for GSM-EDGE," *IEEE J. Solid-State Circuits*, vol. 40, pp. 2598–2608, Dec. 2005.
- [8] F. Wang, D. F. Kimball, J. D. Popp, A. H. Yang, D. Y. Lie, P. M. Asbeck, and L. E. Larson, "An improved power-added efficiency 19-dBm hybrid envelope elimination and restoration power amplifier for 802.11g WLAN applications," *IEEE Trans. Microw. Theory Tech.*, vol. 54, pp. 4086–4099, Dec. 2006.
- [9] R. Staszewski, R. B. Staszewski, T. Jung, T. Murphy, I. Bashir, O. Eliezer, K. Muhammad, and M. Entezari, "Software assisted digital RF processor (DRP) for a single-chip GSM radio in 90 nm CMOS," *IEEE J. Solid-State Circuits*, vol. 45, pp. 276–288, Feb. 2010.

- [10] A. Kavousian, D. K. Su, M. Hekmat, A. Shirvani, and B. A. Wooley, "A digitally modulated polar CMOS power amplifier with a 20-MHz channel bandwidth," *IEEE J. Solid-State Circuits*, vol. 43, pp. 2251–2258, Oct. 2008.
- [11] C. D. Presti, F. Carrara, A. Scuderi, P. M. Asbeck, and G. Palmisano, "A 25 dBm digitally modulated CMOS power amplifier for WCDMA/ EDGE/OFDM with adaptive digital predistortion and efficient power control," *IEEE J. Solid-State Circuits*, vol. 44, pp. 1883–1896, Jul. 2009.
- [12] S.-M. Yoo, J. S. Walling, E. C. Woo, and D. J. Allstot, "A switchedcapacitor power amplifier for EER/polar transmitters," in *IEEE ISSCC Dig. Tech. Papers*, 2011, pp. 428–429.
- [13] S.-M. Yoo, J. S. Walling, E.-C. Woo, and D. J. Allstot, "A power-combined switched-capacitor power amplifier in 90 nm CMOS," in *IEEE RFIC Dig. Tech. Papers*, 2011, pp. 149–152.
- [14] S.-M. Yoo, J. S. Walling, E.-C. Woo, B. Jann, and D. J. Allstot, "A switched-capacitor RF power amplifier," *IEEE J. Solid-State Circuits*, vol. 46, pp. 2977–2987, Dec. 2011.
- [15] S.-M. Yoo, B. Jann, O. Degani, J. C. Rudell, R. Sadhwani, J. S. Walling, and D. J. Allstot, "A class-G dual-supply switched-capacitor power amplifier in 65 nm CMOS," in *IEEE RFIC Dig. Tech. Papers*, 2012, pp. 233–236.
- [16] S. Sehajpal, S. S. Taylor, D. J. Allstot, and J. S. Walling, "Impact of switching glitches in class-G power amplifiers," *IEEE Microw. Wireless Compon. Lett.*, vol. 22, pp. 282–284, Jun. 2012.
- [17] B. Serneels, M. Steyaert, and W. Dehaene, "A 5.5V SOPA line driver in a standard 1.2V 0.13mm CMOS technology," in *Proc. IEEE Eur. Solid-State Circuits Conf. (ESSCIRC)*, 2005, pp. 303–306.
- [18] D. Rudolph, "Kahn EER technique with single-carrier digital modulations," *IEEE Trans. Microw. Theory Tech.*, vol. 51, pp. 548–552, Feb. 2003.
- [19] Y. Zhou and J. Yuan, "A 10-bit wide-band CMOS direct digital RF amplitude modulator," *IEEE J. Solid-State Circuits*, vol. 38, pp. 1182–1188, Jul. 2003.
- [20] D. Chowdhury, C. D. Hull, O. B. Degani, P. Goyal, Y. Wang, and A. M. Niknejad, "A single-chip highly linear 2.4 GHz 30 dBm power amplifier in 90 nm CMOS," in *IEEE ISSCC Dig. Tech. Papers*, 2009, pp. 378–379.



**Sang-Min Yoo** (S'00–M'02) received the B.S. and M.S. degrees from the Sogang University, Seoul, Korea, in 2000 and 2002, respectively, and the Ph.D. degree in electrical engineering from the University of Washington, Seattle, WA, USA, in 2011.

From 2002 to 2007, he was with Samsung Electronics, Yongin, Korea, where he designed data converters and baseband analog circuits. He held internship position at Mobile Wireless Group at Intel, Hillsboro, OR, USA, from 2010 to 2011, where he was involved with the design of high-efficiency transmit-

ters. He joined Qualcomm Atheros in 2011. His research interests include RF and analog/mixed-signal circuits including high-efficiency transmitter architecture, software defined radio, RF power amplifier, and data converter.

Dr. Yoo received the Gold prize from Samsung Electronics' Humantech Thesis Prize in 2002 and the Outstanding Student Designer Award from Analog Devices in 2009.



Jeffrey S. Walling (S'03–M'08–SM'11) received the B.S. degree from the University of South Florida, Tampa, FL, USA, in 2000, and the M.S. and Ph.D. degrees from the University of Washington, Seattle, WA, USA, in 2005 and 2008, respectively.

Prior to starting his graduate education he was employed at Motorola, Plantation, FL, USA, working in cellular handset development. He interned for Intel, Hillsboro, OR, USA, from 2006 to 2007, where he worked on highly-digital transmitter architectures and CMOS power amplifiers and continued this

research while a Postdoctoral Research Associate with the University of Washington. He is currently an Assistant Professor in the Electrical and Computer Engineering Department at University of Utah, Salt Lake City, UT, USA. His current research interests include low-power wireless circuits, energy scavenging, high-efficiency transmitter architectures and CMOS power amplifier design for software defined radio.

Dr. Walling has authored over 30 articles in peer-reviewed journals and refereed conferences. Recently he received the Best Paper Award at Mobicom 2012. He has also received the Yang Award for outstanding graduate research from the University of Washington, Department of Electrical Engineering in 2008, an Intel Predoctoral Fellowship in 2007–2008, and the Analog Devices Outstanding Student Designer Award in 2006.





He joined the Mobility Wireless Group, Intel, Israel, at 2006. His recent research interest includes integrated transceivers, digital transmitters and mmWave radios in CMOS technology. He has

published more than 40 journal and conference papers and filed several patents. Dr. Degani is the recipient of the prestigious 2002 Graduate Student Fellowship from the IEEE Electron Devices Society and was awarded the Charles-Clore Scholarship by the Charles-Clore Foundation.



**Benjamin Jann** (M'05) received the B.S. and M.S. degrees in electrical engineering from Oregon State University, Corvallis, OR, USA, in 2000 and 2005, respectively.

From 2000 to 2002, he was with Network Elements Inc., designing optical transceiver modules. In 2005, he joined the Mobile and Communications Group, Intel Corporation, Hillsboro, OR, USA, where he is currently an RFIC Design Engineer.



Ram Sadhwani received the B.S. degree in electrical engineering from Indian Institute of Technology, Delhi, India, in 1998, and the M.S. degree in electrical engineering from the University of California at Los Angeles (UCLA), Los Angeles, CA, USA, in 2002 with research focus on CMOS linearization techniques for high speed communication links.

He has over 12 years of RFIC product design experience and is currently leading RFIC design team at Intel Corporation, Hillsboro, OR, USA, working on Wifi and Bluetooth transceivers in advanced CMOS

process. Before joining Intel in 2003, he worked with STMicroelectronics and ARM. His current focus and interest is towards the architecture and circuit innovations to enable single-chip digital transceivers and SOC integration for multi-comm products.



Jacques C. Rudell (S'94–M'00–SM'09) received the B.S. degree in electrical engineering from the University of Michigan, Ann Arbor, CA, USA, and the M.S.E.E. and Ph.D. degrees from the University of California at Berkeley, Berkeley, CA, USA.

From 1989 to 1991, he was an IC Design Engineer with Delco Electronics (now Delphi), where his work focused mainly on bipolar analog circuits for automotive applications. From late 2000 to 2001, he was a postdoctoral Researcher at the University of California at Berkeley, in addition to holding con-

sulting positions in several Silicon Valley firms. In late 2001, he joined Berkana Wireless (now Qualcomm), San Jose, CA, USA, as an Analog/RF IC Design Engineer and later became the Design Manager of the Advanced IC Development Group. From September 2005 until December 2008, Dr. Rudell was with the Advanced Radio Technology (ART) Group at Intel. In 2009, he joined the faculty as an Assistant Professor of Electrical Engineering at the University of Washington, Seattle, WA, USA.

Dr. Rudell is a member of Tau Beta Pi and Eta Kappa Nu. In 2000, he received the Demetri Angelakos Memorial Achievement Award, a citation given to one student per year by the EECS department at UC Berkeley. He received the 1998 ISSCC Jack Kilby Best Student Paper Award, was the co-recipient of the 2001 ISSCC Lewis Best Paper Award, and co-recipient of the Best Student Paper award at the 2011 RFIC Symposium. He also received an award at the 2008 ISSCC for best evening session. He was on the technical program committee for the IEEE International Solid-State Circuits Conference (ISSCC) from 2003 to 2011. He is currently the 2013 General Chair for the MTT-IMS Radio Frequency Integrated Circuits (RFIC) Symposium and Associate Editor for the IEEE JOURNAL OF SOLID-STATE CIRCUITS.

Dr. Rudell's research interests relate to topics in the area analog, RF, and mixed-signal systems. Recent areas of interest include RF, and mmwave circuits, in addition to interface electronic solutions towards biomedical applications. He is currently a member of NSF ERC Center for Sensorimotor Neural Engineering (CSNE) at the University of Washington.



**David J. Allstot** (S'72–M'72–SM'83–F'92–LF'12) received the B.S., M.S., and Ph.D. degrees from the University of Portland, Oregon State University, and the University of California, Berkeley, respectively.

He has held several industrial and academic positions including the Boeing-Egtvedt Chair Professor of Engineering at the University of Washington from 1999 to 2012 and Chair of the Department of Electrical Engineering from 2004 to 2007. In 2012 he was a Visiting Professor of Electrical Engineering at Stanford University.

Dr. Allstot has advised about 40 Ph.D. and 60 M.S. graduates, published 300 papers, and received several awards including the 1980 IEEE W.R.G. Baker Award, 1995 and 2010 IEEE Circuits and Systems Society (CASS) Darlington Award, 1998 IEEE International Solid-State Circuits Conference (ISSCC) Beatrice Winner Award, 2004 CASS Technical Achievement Award, 2005 Semiconductor Research Corp. Aristotle Award, 2008 Semiconductor Industries Assoc. University Research Award, and 2011 CASS Mac Van Valkenburg Award. His service includes: 1990–1995 Assoc. Editor/Editor of IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS, 1990–1993 Member of Technical Program Committee of the IEEE Custom IC Conference, 1994–2004 Member, Technical Program Committee, IEEE ISSCC, 1096–2000 Member, Executive Committee and Short Course Chair of ISCC, 2001 and 2008 Co-General Chair of ISCAS, 2006–2007 Distinguished Lecturer, IEEE Solid-State Circuits Society, and 2009 President of CASS.